| Reg.  | No   |
|-------|------|
| ILUZ. | 110. |



# B. Tech. Degree IV Semester Examination April 2019

## CS 15-1403 COMPUTER ARCHITECTURE AND ORGANIZATION

(2015 Scheme)

Time: 3 Hours

Maximum Marks: 60

#### PART A

(Answer ALL questions)

 $(10 \times 2 = 20)$ 

- Explain the operating steps involved in the execution of a complete I. instruction.
  - What is meant by stack? Explain the basic stack operations. (b)
  - Differentiate between RISC and CISC architectures.
  - What do you mean by carry look ahead addition? (d)
  - List out the control sequence for execution of the instruction (e) ADD (R3), R1.
  - What is meant by prefetching of micro instructions? (f)
  - Differentiate between write through and write back protocols. (g)
  - What is memory interleaving? What are the advantages? (h)
  - What is an interrupt? List out the sequence of events involved in (i) handling an interrupt request from a single device.
  - Write about any two widely used bus standards. (i)

#### PART B

 $(4 \times 10 = 40)$ (6)

With a neat diagram, explain the functional units of a computer. II. (a) Evaluate (A + B) \* (C + D) using (i) only three address instructions, (4) (b) (ii) only two address (iii) only one address instructions (iv) only zero address instructions.

OR

- What is meant by addressing mode? Explain any three addressing modes (7) III. (a) with an example for each.
  - (3) What is meant by I/O mapped I/O ? How does it differ from memory (b) mapped I/O?
- Explain in detail about the hardwired control unit with necessary (5)IV. diagrams.
  - Explain the Booth's algorithm for fast multiplication with an example. (5)(b)

### OR

- (6)Explain the purpose of carry save addition of summands in V. (a) multiplication.
  - (4) Explain the principle of restoring division with an example. (b)
- With necessary diagrams, explain the mechanism of address translation (6) VI. in virtual memory based on paging.
  - (4) What is translation lookaside buffer? (b)

#### OR

- (6) Explain the internal organization of a memory chip which has 16 words VII. (a) of 8 bits each.
  - **(4)** Explain any two cache memory mapping functions. (b)
- (5)Explain about interrupt nesting with necessary diagrams. VIII. (a) (5)

Explain briefly about the Universal Serial bus. (b)

(4) What is meant by exceptions? What are the different types of exceptions? IX. (a) Differentiate between centralised and distributed bus arbitration in DMA. (6) (b)